FPGA-based architecture for real-time data reduction of ultrasound signals

Soto-Cajiga, J. A. and Pedraza-Ortega, J. C. and Rubio-Gonzalez, C. and Bandala-Sanchez, M. and Romero-Troncoso, R. De J. (2012) FPGA-based architecture for real-time data reduction of ultrasound signals. Ultrasonics, 52 (2). pp. 230-237. ISSN 0041-624X

Full text not available from this repository.

Abstract

This paper describes a novel method for on-line real-time data reduction of radiofrequency (RF) ultrasound signals. The approach is based on a field programmable gate array (FPGA) system intended mainly for steel thickness measurements. Ultrasound data reduction is desirable when: (1) direct measurements performed by an operator are not accessible; (2) it is required to store a considerable amount of data; (3) the application requires measuring at very high speeds; and (4) the physical space for the embedded hardware is limited. All the aforementioned scenarios can be present in applications such as pipeline inspection where data reduction is traditionally performed on-line using pipeline inspection gauges (PIG). The method proposed in this work consists of identifying and storing in real-time only the time of occurrence (TOO) and the maximum amplitude of each echo present in a given RF ultrasound signal. The method is tested with a dedicated immersion system where a significant data reduction with an average of 96.5% is achieved. Crown

Item Type:
Journal Article
Journal or Publication Title:
Ultrasonics
Uncontrolled Keywords:
/dk/atira/pure/subjectarea/asjc/3100/3102
Subjects:
?? fpga processinghardware-based reductionmaxima detectionreal-time data reductionultrasound data reductionacoustics and ultrasonics ??
ID Code:
206992
Deposited By:
Deposited On:
12 Oct 2023 10:55
Refereed?:
Yes
Published?:
Published
Last Modified:
16 Jul 2024 00:22